

# Chapter 3

# Single-Stage Amplifiers

中科大

微电子学院

教材: 拉扎维《模拟CMOS集成电路设计》

2019/10/16

1



#### contents

- Four types of amplifiers(MOSFET,小信号输入输出公共端):
- Common-source topology
- Common-gate topology
- Source followers
- Cascode(共源共栅) configuration
- Large-signal characteristics
- Small-signal characteristics (Low frequency behavior)



### 3.1 basic concepts

The input-output characteristic of an amplifier:

$$y(t) = a_0 + a_1 x(t) + a_2 x^2(t) + \dots + a_n x^n(t), \qquad x_1 \le x \le x_2$$

• So long as x(t) is small enough, reasonable approximation

$$y(t) \approx a_0 + a_1 x(t)$$

• when  $a_1x(t) \ll a_0$  the bias point (偏置点 $a_0$ ) is disturbed negligibly.(受到的扰动忽略不计)。





### Analog circuits design octagon



trade-off ( compromise)



### 3.2 Common-source (CS) Stage

• 3.2.1 Common-source stage with resistive load



**Figure 3.3** (a) Common-source stage, (b) input-output characteristic, (c) equivalent circuit in deep triode region, (d) small-signal model for the saturation region.

2019/10/16



# 1.采用大信号分析方法: IV公式推导

• By virtue of(借助) trans-conductance, MOSFET convert variations in its gate-source voltage to a small drain current.



In saturation region : 
$$V_{out} > V_{in} - V_{Tn}$$

$$V_{\text{out}} = V_{\text{DD}} - R_{\text{D}} I_{\text{Dn}} = V_{\text{DD}} - R_{\text{D}} \frac{1}{2} \mu_{n} C_{OX} \frac{W}{L'} (V_{GS} - V_{Tn})^{2}$$

手算时忽略沟道长度调制效应,L'=Leff=Ldrawn-2LD (LD=漏/源与栅极的交叠长度).

Note that the input impedance of the circuit is very high at low frequencies.

仿真时RD可先用analogLib库中res,然后用流片工艺库中电阻代替。



### 大信号分析方法(续)

### A点(饱和区最小VDS)Vin1, 输入信号的上限

$$V_{\text{out}} = V_{\text{in1}} - V_{\text{Tn}} = V_{\text{DD}} - R_{\text{D}} \frac{1}{2} \mu_{n} C_{OX} \frac{W}{L'} (V_{in1} - V_{Tn})^{2}$$

$$= V_{\text{DD}} - R_{\text{D}} \frac{1}{2} \mu_{n} C_{OX} \frac{W}{L_{\text{eff}}} (V_{in1} - V_{Tn})^{2} (1 + \lambda V_{DS})$$
解出  $V_{in1}$ 。 手算时 $\lambda V_{DS} \approx 0$ 



Vin > Vin1, 即Vin - VTH > Vout

$$V_{\text{out}} = V_{\text{DD}} - R_{\text{D}} \times \mu_{n} C_{OX} \frac{W}{L_{\text{eff}}} \left[ (V_{in1} - V_{Tn}) V_{DS} - \frac{1}{2} V_{DS}^{2} \right]$$

$$= V_{DD} - R_{D} \times \frac{1}{2} \mu_{n} C_{OX} \frac{W}{L_{off}} [2(V_{in1} - V_{Tn})V_{out} - V_{out}^{2}]$$





三极管区仍能工作, 但跨导小,且与V<sub>DS</sub>有关



# 第得到small-signal gain of common source

$$\begin{split} \mathbf{V}_{out} &= V_{DD} - R_D \frac{1}{2} \mu_n C_{OX} \frac{W}{L_{eff}} (^{V_{in} - V_{Tn})2} (1 + \lambda V_{DS}) \\ A_v &= \frac{\partial V_{out}}{\partial V_{in}} = -R_D \times \mu_n C_{OX} \frac{W}{L_{eff}} (V_{in} - V_{Tn}) (1 + \lambda V_{DS}) = -g_m R_D \end{split}$$

$$\exists \mathcal{T} \oplus \mathcal{G}_{m} = \frac{\partial I_{D}}{\partial V_{GS}} = \mu_{n} C_{ox} (W / L_{eff}) (V_{GS} - V_{Tn}) (1 + \lambda V_{DS})$$

The dependence of the gain upon the signal level leads to nonlinearity

基本概念: (1) 放大倍数(增益)仅是对交变信号. 不包括直流部分(工作点);

- (2) CS负增益表示输入与输出中的交变信号反向;
- (3) 负载RD可泛指一切有源器件(含受控电压或电 流源的器件,如MOS、三极管)和无源器件(RLC)。



### Example 3.1

Sketch the drain current and transconductance as a function of the input voltage.

Solution:

饱和区
$$I_D = \frac{1}{2} \mu_n C_{OX} \frac{W}{L_{eff}} (V_{in} - V_{Tn})^2 (1 + \lambda V_{out})$$

$$g_{m} = \frac{\partial I_{D}}{\partial V_{GS}} = \mu_{n} C_{ox} (W / L_{eff}) (V_{in} - V_{Tn}) (1 + \lambda V_{out})$$



#### 还须满足RD上的VI关系

#### Vin1=Vout+Vtn

三极管(线性电阻)区:  $V_{out} < V_{in} - V_{Th}$ 

$$I_D = \mu_n C_{OX} \frac{W}{L_{off}} [(V_{in} - V_{Tn})V_{out} - \frac{1}{2}V_{out}^2]$$

$$g_{m} = \frac{\partial I_{D}}{\partial V_{GS}} = \frac{\partial I_{D}}{\partial V_{in}} = \mu_{n} C_{ox} \frac{W}{L_{eff}} V_{out}$$





Figure 3.4

$$A_{v} = \frac{\partial V_{out}}{\partial V_{in}} = -g_{m}R_{D}$$



### 沟道长度调制对增益的影响

$$V_{out} = V_{DD} - R_D \frac{1}{2} \mu_n C_{ox} \frac{W}{L} (V_{in} - V_{TH})^2 (1 + \lambda V_{out})$$

$$\frac{\partial V_{out}}{\partial V_{in}} = -R_D \mu_n C_{ox} \frac{W}{L} (V_{in} - V_{TH}) (1 + \lambda V_{out})$$
$$-R_D \frac{1}{2} \mu_n C_{ox} \frac{W}{L} (V_{in} - V_{TH})^2 \lambda \frac{\partial V_{out}}{\partial V_{in}}.$$

$$I_D \approx (1/2)\mu_n C_{ox}(W/L)(V_{in} - V_{TH})^2$$

$$A_v = -R_D g_m - R_D I_D \lambda A_v \qquad A_v = -\frac{g_m R_D}{1 + R_D \lambda I_D}.$$

Since 
$$\lambda I_D = 1/r_O$$
  $A_v = -\frac{g_{\scriptscriptstyle m}R_{\scriptscriptstyle D}}{1 + R_{\scriptscriptstyle D}\lambda I_{\scriptscriptstyle D}} = -g_{\scriptscriptstyle m}\frac{r_{\scriptscriptstyle o}R_{\scriptscriptstyle D}}{r_{\scriptscriptstyle o} + R_{\scriptscriptstyle D}} = -g_{\scriptscriptstyle m}(r_{\scriptscriptstyle o} \mid \mid R_{\scriptscriptstyle D})$ 

沟道长度调制效应(ro=rds)使得gain减小

2019/10/16



### 2.采用交变小信号模型计算方法



ro代表了沟道长度调制效应。如负载RD较小(小于几K 欧),可忽略ro.

**Figure 3.5** Small-signal model of CS stage including the transistor output resistance.

$$g_m V_1(r_O || R_D) = -V_{out}$$

$$V_1 = V_{in}$$

$$V_{out}/V_{in} = -g_m(r_O || R_D)$$

采用小信号模型,计算 结果与大信号方法相 同(Vin和Vout是交变 小信号)。

信号流分析可省略小信号模型。直观方法: M1通过跨导gm将Vin转换成漏极受控电流源变化,该电流变化通过总输出阻抗转换成输出电压变化Vout



# 本征增益gmro



理想电流源具有无穷大输出阻抗。

$$I_{D1} = \frac{1}{2} \mu_n C_{ox} (V_{in} - V_{TH})^2 (1 + \lambda V_{out})$$
  
=  $I_1$ ,

电压增益=-gmro

"intrinsic gain" represent the maximum voltage gain that can be achieved using a single device.

 $\overline{\Sigma}$ gm $r_0 >> 1$ , thus usually  $1/gm << r_0$ 



### 例:

已知: 
$$C_{OX} = 10 \times 10^{-7} \frac{F}{cm^2}$$
,  $\mu_n = 300 \frac{cm^2}{(V \cdot s)}$ ,  $V_{Tn} = 0.5V$ 

$$V_{DD} = 1.8V$$
,  $V_{in, DC} = 0.7V$ ,  $\partial \lambda_n = 0.1/V$ ,  $I_D = 100 \mu A$ ,  $V_{out} = 1V$ ,

$$0.5 \mu m$$
工艺漏 / 源与栅极交叠 $LD \approx 0.1 \mu m$ ,计算  $\frac{W}{L_{eff}}$  ,  $R_D$  ,  $g_m r_o$  ,  $A_v$  。

解: 
$$I_D=rac{1}{2}\,\mu_{\scriptscriptstyle n}C_{\scriptscriptstyle O\!X}\,rac{W}{L_{\scriptscriptstyle 
m eff}}\,(V_{\scriptscriptstyle 
m in}\,-V_{\scriptscriptstyle T\! n})^2(1+\lambda V_{\scriptscriptstyle o\!ut})$$
,已知过驱动电压和电流可用此式得 $rac{W}{L_{\scriptscriptstyle 
m eff}}$ 

$$100 \times 10^{-6} A = \frac{1}{2} \times 300 \, \frac{cm^2}{(V \cdot s)} \times 10 \times 10^{-7} \, \frac{F}{cm^2} \times \frac{W}{L_{eff}} \times 0.2^2 V^2 \times 1.1$$

得到: 
$$\frac{\mathbb{W}}{\mathbb{L}_{\text{off}}} = \frac{100}{6.6} \approx \frac{4.5}{0.3}$$
,取 $\mathcal{L}_{drawn} = 0.5 \mu m$ 

$$R_{D} = \frac{V_{\rm DD} - V_{out}}{I_{\rm D}} = \frac{1.8V - 1V}{100 \times 10^{-6} A} = 8k\Omega, \quad r_{o} = \frac{1}{\lambda I_{\rm D}} = \frac{1}{0.1/\times 100 \times 10^{-6} A} = 100 k\Omega$$

$$g_{m} = \mu_{n} C_{ox} (W / L_{eff}) (V_{in} - V_{Th}) (1 + \lambda V_{out}) = 300 \times 10 \times 10^{-7} \times \frac{4.5}{0.3} \times 0.2 \times 1.1 \approx 1 \frac{mA}{V}$$

$$g_{m}r_{o} = 100, A_{v} = -g_{m}(R_{D} \mid \mid r_{o}) = -10^{-3} \times (8 \mid \mid 100) \times 10^{3} = -7.4$$



# 动态范围(大信号=直流+交变小信号)

饱和区Vin,min=VTn, Vout,max=VDD

Vin,max=Vout,min+VTn,

$$V_{out, \, \min} = V_{\rm DD} - R_{\scriptscriptstyle D} \, \frac{1}{2} \, \mu_{\scriptscriptstyle n} C_{\scriptscriptstyle O\!X} \, \frac{W}{L_{\rm eff}} \, (V_{\rm in, \, max} \, - V_{\scriptscriptstyle T\! n})^2 (1 + \lambda \, V_{\scriptscriptstyle out, \, \min})$$



$$\approx V_{\rm DD} - R_D \frac{1}{2} \mu_n C_{\rm OX} \frac{W}{L_{\rm eff}} V_{\rm out,\,min}^2, \quad (:: \lambda V_{out,\,\rm min} \approx 0, \quad V_{\rm out} \geq V_{\rm in,\,max} - V_{\rm Tn})$$

= 1.8
$$V - 8 \times 10^{3} \Omega \times \frac{1}{2} \times 300 \, \text{cm}^{2} / (V \cdot S) \times 10 \times 10^{-7} \, \text{F/cm}^{2} \times \frac{4.5}{0.3} \times V_{\text{out, min}}^{2}$$

= 1.8
$$V - 18V_{\text{out, min}}^2 \times \Omega \bullet V \bullet F_S = 1.8V - 18V_{\text{out, min}}^2$$

$$(:: Q = CV = It,$$
 故量纲 $FV = As, :: \Omega \bullet V \bullet F/S = \Omega A = V)$ 

得到: 
$$V_{\text{out, min}} = \frac{-1 + \sqrt{1^2 - 4 \times 18 \times (-1.8)}}{2 * 18} = \frac{10.43}{36} \approx 0.3V$$

$$V_{\rm in,max} \approx V_{\rm out,min} + V_{Th} \approx 0.8V$$



### 例: 改变直流电流进行比较

已知: 
$$C_{OX} = 10 \times 10^{-7} F/_{CM}^2$$
,  $\mu_n = 300 CM^2/_{(V \cdot S)}$ ,  $V_{Tn} = 0.5V$ 

$$V_{DD} = 1.8V$$
,  $V_{in} = 0.7V$ , 设入 $_{n} = 0.1/_{V}$ , 改变 $I_{D} = 20 \mu A$ ,  $V_{out} = 1V$ ,

采用
$$0.5\mu m$$
工艺 $LD \approx 0.1\mu m$ ,重新计算 $\frac{W}{L_{eff}}$ ,  $R_D$ ,  $g_m r_o$ ,  $A_v$ .

解: 
$$I_D = \frac{1}{2} \mu_n C_{OX} \frac{W}{L_{off}} (V_{in} - V_{Tn})^2 (1 + \lambda V_{out})$$

$$20 \times 10^{-6} A = \frac{1}{2} \times 300 \, \frac{cm^2}{(V \cdot s)} \times 10 \times 10^{-7} \, \frac{F}{cm^2} \times \frac{W}{L_{eff}} \times 0.2^2 V^2 \times 1.1$$

得到: 
$$\frac{\mathbb{W}}{\mathbb{L}_{aff}} = \frac{20}{6.6} \approx \frac{0.9}{0.3}$$
,取 $L_{drawn} = 0.5 \mu m$ 

$$R_{D} = \frac{V_{DD} - V_{out}}{I_{D}} = \frac{1.8V - 1V}{20 \times 10^{-6} A} = 40 k\Omega, \quad r_{o} = \frac{1}{\lambda I_{D}} = \frac{1}{0.1 / V \times 20 \times 10^{-6} A} = 500 k\Omega$$

$$g_m = \mu_n C_{ox} (W / L_{eff}) (V_{in} - V_{Tn}) (1 + \lambda V_{out}) = 300 \times 10 \times 10^{-7} \times \frac{0.9}{0.3} \times 0.2 \times 1.1 \approx 0.2 \frac{mA}{V}$$

$$g_{m}r_{o} = 100$$
,  $A_{v} = -g_{m}(R_{D} \mid \mid r_{o}) = -0.2 \times 10^{-3} \times (40 \mid \mid 500) \times 10^{3} = -7.4$ 

该例如何提高增益?





### 单级CS放大器:实际电阻RD做为负载

- 增益不太。原因: RD受到直流电流和工作点电压限制,不能很大,如在高频(需大电流)和大动态范围(直流输出电平为1/2电源)时。
- 大交变信号时,应注意VDS避免进入线性区。
- 实际设计应注意考虑后级电路,避免影响工作点。
- 增益等参数仿真时须有后级电路的交流等效输入阻抗做为本级load。

负载CL=后级电路的输入电容(高频时与后级增益和器件尺寸有关)+长连线的寄生电容。

放大电路建模: 受控电压源AvVin或电流源GmVin,交流小信号!

问题: rout=RD||ro大或小比较好?





### 实际电阻(例smic18mmrf工艺)

- (1) POLY电阻(栅多晶硅):
  - 1) 高阻: 1000欧/方块, 例rhrpo, rpposab,...
  - 2) 普通: 几欧/方块, rppo, rnpo,
- (2) 扩散区电阻(N+,P+,NW): 几百欧/方块电阻 例: rpdif, rndif, rnwaa, rndifsab,...
- (3) 金属(M1~MTOP): 几毫欧~几十毫欧/方块

设计时检查电流密度:金属层(顶层除外): <0.5~1mA/微米宽 硅(POLY,扩散区): <0.3~0.5mA/微米宽

电阻宽度有最低限制,如0.4~2um,大电阻面积大,有寄生电容

电阻值不太准确,误差达20%,且温度系数大。 设计电路时,最好是采用2个电阻成比例计算的结构, 单个电阻应用在电路时应在系统设计上采取鲁棒性设计。

2019/10/16



### 3.2.2 CS with Triode MOSFET Load

· 深线性区工作的MOS器件, 伏安特性为电阻。

$$R_{on2} = \frac{1}{\mu_{p}C_{ox}\left(\frac{W}{L}\right)_{2}(V_{DD} - V_{b} - | V_{THP} |)}$$

• 缺点: V<sub>DD</sub>-V<sub>b</sub>噪声较大。





### 3.2.3 CS Stage with diode-Connected Load

MOS 管连接成二极管做负载电阻,总是工作在饱和区,直流与交流 电阻不同。先不考虑体效应(gmb)。设直流工作点由外电路确定。



增益和输出电阻均 是指交变小信号

Figure 3.7 (a) Diode-connected NMOS and PMOS devices, (b) smallsignal equivalent circuit.

交变信号
$$I_X = \frac{V_X}{r_0} + g_m V_X$$
  $g_m r_o >> 1$  二极管作为电阻:  $r_{\text{out}} = \frac{V_X}{I_X} = \frac{1}{1/r + g_m} = r_o \mid \mid \frac{1}{g_m} \approx \frac{1}{g_m}$ 

二极管负载等效于电阻1/gm,多为~几百欧。S/D无方向性



# 输出阻抗: If Body effect exists



**Figure 3.8** (a) Arrangement for measuring the equivalent resistance of a diodeconnected MOSFET, (b) small-signal equivalent circuit.

#### 二极管输出电阻:

$$r_{\text{out}} = \frac{V_{\text{X}}}{I_{\text{X}}} = \frac{1}{g_{\text{m}} + g_{\text{mb}} + \frac{1}{r_{o}}} = r_{o} \mid \mid \frac{1}{g_{\text{m}} + g_{\text{mb}}} \approx \frac{1}{g_{\text{m}} + g_{\text{mb}}} \approx \frac{1}{g_{\text{m}} + g_{\text{mb}}}$$

体效应使rout减小。如何设计使得电路无体效应?



### Study CS Stage with diode-Connected Load

$$V_{DD}$$
 $M_2$ 
 $V_{in} \sim M_1$ 

$$A_{v} = -g_{m}R_{D}$$
 若可忽略沟道长度调制效应(L1不太小)

$$A_{\nu} = -g_{m}R_{D}$$
 若可忽略沟道长度调制效应(L1不太小)
$$A_{\nu} = -g_{m1}\frac{1}{g_{m2} + g_{mb2}}$$
 由式2. 42:
$$\eta = \frac{\partial V_{TH}}{\partial V_{SB}} = \frac{\gamma}{2} \bullet \frac{1}{\sqrt{2\Phi_{F} + V_{SB}}}$$

$$g_{m} = \sqrt{2\mu_{n}C_{ox}W/L}I_{D}(1+\lambda V_{DS}) \qquad A_{v} = -\frac{\sqrt{2\mu_{n}C_{ox}(W/L)_{1}I_{D1}}}{\sqrt{2\mu_{n}C_{ox}(W/L)_{2}I_{D2}}}\frac{1}{1+\eta}$$

since 
$$I_{D1} = I_{D2}$$
  $A_v = -\sqrt{\frac{(W/L)_1}{(W/L)_2}} \frac{1}{1+\eta}$  (3.28)

So long as M1 stays in saturation, the gain is independent of the bias currents and voltages. The input-output characteristic is linear.



### Large-signal analysis

同样可以由大信号V/A分析,证明其具有线性特点.

Neglecting channel-length modulation for simplicity.

$$\frac{1}{2}\mu_{n}C_{ox}\left(\frac{W}{L}\right)_{1}(V_{in}-V_{TH1})^{2}=\frac{1}{2}\mu_{n}C_{ox}\left(\frac{W}{L}\right)_{2}(V_{DD}-V_{out}-V_{TH2})^{2}$$



$$\sqrt{\left(\frac{W}{L}\right)_{1}}(V_{in} - V_{TH1}) = \sqrt{\left(\frac{W}{L}\right)_{2}}(V_{DD} - V_{out} - V_{TH2})$$

Vin与Vout成线性特性

对
$$V_{in}$$
求偏导: $\sqrt{\left(\frac{W}{L}\right)_1} = \sqrt{\left(\frac{W}{L}\right)_2} \left(-\frac{\partial V_{out}}{\partial V_{in}} - \frac{\partial V_{TH2}}{\partial V_{in}}\right)$ 

2019/10/16



### 直流工作点

$$M2$$
始终在饱和区 $I_{D2} = \frac{1}{2} \mu_n C_{OX} \frac{W_2}{L_2} (V_{GS2} - V_{Tn2})^2 = I_{D1}$ 

(1) 
$$V_{\text{in}} < V_{\text{TH1}}$$
,  $\text{Im} I_{D1} = 0 = \frac{1}{2} \mu_n C_{OX} \frac{W_2}{L_2} (V_{\text{GS2}} - V_{\text{TH2}})^2$ ,

得
$$V_{GS2} = V_{TH2}$$
, ::  $V_{out} = V_{DD} - V_{TH2} = V_{DD} - V_{TH2}$ 



(2) 
$$V_{\text{in}} > V_{\text{TH1}} \text{ filt: } \frac{1}{2} \mu_n C_{OX} \frac{W_1}{L_1} (V_{\text{in}} - V_{TH1})^2 = \frac{1}{2} \mu_n C_{OX} \frac{W_2}{L_2} (V_{DD} - V_{out} - V_{TH2})^2$$

$$V_{out} = V_{\text{DD}} - V_{\text{TH 2}} + \sqrt{\frac{W}{L_1}} V_{\text{TH 1}} - \sqrt{\frac{W}{L_1}} V_{\text{in}}$$

(3) Vin > Vout + VTH1 (beyond point A), M1 enters the triode region, the characteristic becomes nonlinear.



**Figure 3.11** Input-output characteristic of a CS stage with diode-connected load.



### PMOS as diode-connected load

#### This circuit is free from body effect!

$$\mu_n \left(\frac{W}{L}\right)_1 (V_{GS1} - V_{TH1})^2 \approx \mu_p \left(\frac{W}{L}\right)_2 (V_{GS2} - V_{TH2})^2$$

channel-length modulation is neglected



$$A_{v} = \frac{\partial V_{out}}{\partial V_{in}} = -\frac{\partial V_{GS2}}{\partial V_{in}} = -\sqrt{\frac{\mu_{n} (W/L)_{1}}{\mu_{p} (W/L)_{2}}}$$

Fig. 3.12 CS stage with diode connected PMOS device

#### 增益比NMOS二极管大!

结论: 高增益需要大的输入MOS和小的负载MOS。

二极管负载的共源级放大线性度较好(大信号).



### Fault of CS with diode-connected load

$$\mu_{n}\left(\frac{W}{L}\right)_{1}(V_{GS1}-V_{TH1})^{2}\approx\mu_{p}\left(\frac{W}{L}\right)_{2}(V_{GS2}-V_{TH2})^{2}$$
 $\therefore$  A  $_{v}=-\sqrt{\frac{\mu_{n}\left(\frac{W}{L}\right)_{1}}{\mu_{p}\left(\frac{W}{L}\right)_{2}}}=-\frac{|V_{GS2}-V_{TH2}|}{V_{GS1}-V_{TH1}}$  , 过驱动电压之比!  $V_{in}$   $U_{in}$   $U_{in}$ 

例: 
$$A_{V} = -10$$
,  $V_{DD} = 3V$ ,  $V_{GS1} - V_{TH1} = 0$ .  $2V$ ,  $V_{TH2} = -0$ .  $7V$ 。 求输出?

解: 
$$V_{out} = 3 - 0.7 - 10 \times 0.2 = 0.3V$$
,即 $V_{GS2} = 2.7$ % 限大,不好!

$$V_{DS1} = 0.3V > V_{GS1} - V_{TH1} = 0.2V$$
,虽在饱和区,但输出允许摆幅很小

2019/10/16

得 $V_{out} = V_{DD} + V_{TH2} + A_{v}(V_{GS1} - V_{TH1})$ 



### How to explain the paradox

 $\pm Equation$  (3.26)

(3.35)

$$A_{v} \approx -\frac{g_{m1}}{g_{m2}} = -\frac{\mu_{n} \left(\frac{W}{L}\right)_{1} (V_{GS1} - V_{TH1})}{\mu_{p} \left(\frac{W}{L}\right)_{2} |V_{GS2} - V_{TH2}|} \qquad A_{v} = -\sqrt{\frac{\mu_{n} \left(\frac{W}{L}\right)_{1}}{\mu_{p} \left(\frac{W}{L}\right)_{2}}} = -\frac{|V_{GS2} - V_{TH2}|}{V_{GS1} - V_{TH1}}$$

VGS2=VDS2不是独立变化的,而是与VGS1联动

$$\mu_n \left(\frac{W}{L}\right)_1 (V_{GS1} - V_{TH1})^2 \approx \mu_p \left(\frac{W}{L}\right)_2 (V_{GS2} - V_{TH2})^2$$

$$\frac{V_{GS1} - V_{TH1}}{|V_{GS2} - V_{TH2}|} = \sqrt{\frac{\mu_p \left(\frac{W}{L}\right)_2}{\mu_n \left(\frac{W}{L}\right)_1}} \qquad A_v = -\frac{\mu_n \left(\frac{W}{L}\right)_1 (V_{GS1} - V_{TH1})}{\mu_p \left(\frac{W}{L}\right)_2 |V_{GS2} - V_{TH2}|}$$

$$A_{v} = -\frac{\mu_{n} \left(\frac{W}{L}\right)_{1} (V_{GS1} - V_{TH1})}{\mu_{p} \left(\frac{W}{L}\right)_{2} |V_{GS2} - V_{TH2}|}$$

$$=-\frac{\mu_n\left(\frac{W}{L}\right)_1}{\mu_p\left(\frac{W}{L}\right)_2}\sqrt{\frac{\mu_p\left(\frac{W}{L}\right)_2}{\mu_n\left(\frac{W}{L}\right)_1}}=-\sqrt{\frac{\mu_n\left(\frac{W}{L}\right)_1}{\mu_p\left(\frac{W}{L}\right)_2}}=-\frac{|V_{GS2}-V_{TH2}|}{|V_{GS1}-V_{TH1}|}$$

矛盾?





## Example 3.3: 增加gain的思路

#### 减小负载管电流,增加负载电阻(1/gm2)。

$$M_2$$
电流减小到 $I_1$ 的  $\frac{1}{K}$ ,即增加电流源 $I_S = \frac{K-1}{K}I_1$ 

得到: 
$$\sqrt{\mu_n \left( \frac{W}{L} \right)_1} = \sqrt{K} \frac{\left| V_{GS2} - V_{TH2} \right|}{V_{GS1} - V_{TH1}}$$

电流源输出电阻无穷大

$$A_{v} \approx -g_{m1} \times \frac{1}{g_{m2}} = -\frac{\sqrt{2\mu_{n}C_{OX}(W/L)_{1}I_{D1}}}{\sqrt{2\mu_{p}C_{OX}(W/L)_{2}I_{D2}}}$$

$$= -\sqrt{\frac{\mu_n(W/L)_1 K}{\mu_p(W/L)_2}} = K \frac{|V_{GS2} - V_{TH2}|}{|V_{GS1} - V_{TH1}|}$$

不仅增加增益,而且减小了M2过驱动电压,相当于扩大了输出动态范围



### 沟道长度调制效应等效于ro阻抗



$$A_{v} \approx -g_{m1} \times R_{D} = -g_{m1} \left( \frac{1}{g_{m2}} \mid \mid r_{o1} \mid \mid r_{o2} \right)$$



### 3.2.4 CS Stage with current-source Load

实际电阻做负载,限制了直流电流和工作点,一般情况下不能很大。

饱和区M2电流源(L2大)做CS负载,其等效阻抗为ro=rds很大(理想为无穷大)。

交变小信号增益:  $A_v = -g_m(r_{o1} \mid \mid r_{o2})$ 

输出直流工作点电压可变化范围很大:

$$\left|V_{b}\right| + \left|V_{T\!H\,2}\right| > V_{out} > V_{in} - V_{T\!H\,1}$$



$$L \uparrow \Rightarrow r_o \uparrow \Rightarrow A_v \uparrow$$

缺点: 电流源负载CS放大电路的输出DC电位需要通过其他方法确定。

2019/10/16



## Increasing Intrinsic gain by inc. L1 or dec. In

• Intrinsic gain(本征增益):

$$g_{m1}r_{O1} = \sqrt{2\left(\frac{W}{L}\right)_{1} \mu_{n}C_{ox}I_{D}} \frac{1}{\lambda I_{D}}$$
$$r_{01} \approx \frac{1}{\lambda I_{D}} \propto \frac{L_{1}}{I_{D}}$$

$$\therefore g_{m1}r_{o1} \propto \sqrt{2\mu_p C_{ox}} \frac{W_1 L_1}{I_D}$$



输入管(信号放大管)本征增益 会随着 In减小或MOSFET 栅极面积增加而增加。

2019/10/16

30



### 3.2.5 CS with source degeneration

#### • 源极负反馈(源简并)

$$V_{out} = V_{DD} - I_D R_D$$

设计思想:采用负反馈,减小Io与Vin之间的非线性。



图3.16 带源极负反馈的共源极

输入电压Vin一部分损失在Rs上, VGS减小,使得 ID非线性项减小。

$$R_S = 0$$
时:  $A_v = -g_m R_D$ ,  $g_m$ 定义为MOSFET的跨导

$$g_{m} = \frac{\partial I_{D}}{\partial V_{GS}} = \mu_{n} C_{OX}(W/L) (V_{GS} - V_{TH}) = \sqrt{2\mu_{n} C_{OX} \frac{W}{L} I_{D}}$$



## 小信号电压增益与电路等效跨导

$$R_S \neq 0$$
时:  $V_{GS} = V_{in} - I_D R_S$ , 设 $I_D = f(V_{GS})$ 

定义电路跨导
$$G_m = \frac{\partial I_D}{\partial V_{in}} = \frac{\partial I_D}{\partial V_{GS}} \frac{\partial V_{GS}}{\partial V_{in}} = \frac{\partial I_D}{\partial V_{GS}} (1 - \frac{\partial I_D}{\partial V_{in}} R_S) = g_m (1 - G_m R_S)$$

得到: 
$$G_{m} = \frac{g_{m}}{1 + g_{m}R_{S}} = \frac{1}{\frac{1}{g_{m}} + R_{S}}$$

不考虑
$$\lambda$$
时 $A_v = \frac{\partial V_{out}}{\partial V_{in}} = -\frac{\partial I_D}{\partial V_{in}} R_D = -G_m R_D = \frac{-g_m R_D}{1 + g_m R_S}$ 

当
$$g_{m}R_{S} >> 1$$
时, $A_{v} = -G_{m}R_{D} \approx \frac{-R_{D}}{R_{S}}$ ,∴  $G_{m} \approx \frac{1}{R_{S}}$ 

此时 $\Delta V_{in} = \frac{\Delta I_D}{G_m} \approx R_S \Delta I_D$ , 表明输入的变化信号基本都加在 $R_S$ 上。

交变输出电流 $\Delta I_D$ 以及电压 $\Delta V_{out}$ 的线性变好,代价是增益变小。





### 求有源极反馈电组CS增益的简便方法

$$A_{V} = -G_{m}R_{D} = -\frac{g_{m}}{1 + g_{m}R_{S}}R_{D} = -\frac{R_{D}}{\frac{1}{g_{m}} + R_{S}}$$

忽略沟道长度调制效应

• 增益=漏极通路电阻/源极通路从地向上看到的电阻





Figure 3.20 resistance seen in the source path

$$MOS$$
的 $S$ 极小信号电阻 =  $\frac{V_S}{I_S} = \frac{-V_{GS}}{-g_m V_{GS}} = \frac{1}{g_m}$ 

(: 求输出阻抗时输入电压 = 0,即 6交流接地)



### Example 3.5

• Assuming  $\lambda = \gamma = 0$ 

solution

$$A_v = -\frac{R_D}{\frac{1}{g_{m1}} + \frac{1}{g_{m2}}}.$$





### 辅助定律(电路基本理论)

在线性电路中,开路电压增益等于-GmRout,其中Gm表示输出与地短接(恒压)时的电路跨导(Gm=Iout/Vin)。Rout表示当输入电压为零时(Iout= GmVin=0 )电路的输出电阻。



Figure 3.25 Modeling output port of an amplifier by a Norton equivalent.

输出开路(不接负载)电压:  $V_{out} = -I_{out}R_{out} = -G_{m}V_{in}R_{out}$ 

带负载 $R_0$ 时输出电压:  $V_{out} = -I_{out}(R_{out} \mid \mid R_0)$ 

$$= -V_{in}G_{m}(R_{out} \mid \mid R_{D})$$

负载可后加计算

2019/10/16



### Gm with body effect and channel-length modulation

前例图 3.16:  $V_{in} = V_1 + I_{out}R_S$ 

考虑沟道长度调制和体效应。

如何求电路交变小信号跨导:  $G_m = \frac{I_{out}}{V_{in}}$ ? 文变小信号

$$v_{in}$$
  $\downarrow^{+}$   $v_{1}$   $\downarrow^{+}$   $g_{m}v_{1}$   $\downarrow^{+}$   $r_{0}$   $\downarrow^{-}$   $g_{mb}v_{bs}$   $\uparrow^{-}$   $\uparrow^{-}$   $\downarrow^{-}$   $\downarrow^{-}$ 

输出短路交变电流
$$I_{out} = g_{m}V_{1} + g_{mb}V_{bs} - \frac{V_{\chi}}{r_{o}} = g_{m}V_{1} - g_{mb}V_{\chi} - \frac{V_{\chi}}{r_{o}}$$

$$= g_{\rm m} V_1 - g_{\rm mb} I_{\rm X} R_{\rm S} - \frac{I_{\rm X} R_{\rm S}}{r_o} = g_{\rm m} (V_{\rm in} - I_{\rm out} R_{\rm S}) - g_{\rm mb} I_{\rm out} R_{\rm S} - \frac{I_{\rm out} R_{\rm S}}{r_o}$$

$$G_{m} = \frac{I_{out}}{V_{in}} = \frac{g_{m} r_{o}}{R_{S} + [1 + (g_{m} + g_{mb})R_{S}]r_{o}}, \quad \vec{x} \quad (3.55)$$

$$A_{v} = -G_{m}(R_{out} \parallel R_{D}) \approx -G_{m}R_{D}$$

Rout见式 (3.60)





# Output resistance of degenerated CS

$$R_{out} = \frac{V_x}{I_X}$$
 令 $V_{in} = 0$ ,先不考虑 $R_D$ 

$$V_{bs} = V_1 = -I_X R_S$$



$$V_X = r_0 [I_X - g_m V_1 - g_{mb} V_{bs}] + I_X R_S$$
  
=  $r_0 [I_X + (g_m + g_{mb}) I_X R_S] + I_X R_S$ 

**Figure 3.22** Equivalent circuit for calculating the output resistance of a degenerated CS stage.

$$R_{out} = \frac{V_{x}}{I_{x}} = [1 + (g_{m} + g_{mb})R_{S}]r_{0} + R_{S} = [1 + (g_{m} + g_{mb})r_{0}]R_{S} + r_{0}, \quad \vec{x}(3.60)$$

$$: (g_m + g_{mb})r_0 >> 1$$

$$\therefore R_{out} \approx (g_m + g_{mb})r_0 \times R_S + r_0$$

源极负反馈:增大共源级的 输出电阻。



# 验证:包含RD的公式推导

$$I_{RS} = -I_{RD} = -\frac{V_{out}}{R_D}$$

$$V_{bS} = -V_{R_S}$$

$$\begin{split} I_{ro} &= -I_{RD} - (g_m V_1 + g_{mb} V_{bs}) = -\frac{V_{out}}{R_D} - [g_m (V_{in} - V_{RS}) - g_{mb} V_{RS}] \\ &= -\frac{V_{out}}{R_D} - [g_m (V_{in} + \frac{V_{out}}{R_D} R_S) + g_{mb} \frac{V_{out}}{R_D} R_S] \end{split}$$

$$A_{v} = \frac{V_{out}}{V_{in}} = -\frac{g_{m}R_{D}r_{o}}{R_{D} + R_{S} + r_{o} + (g_{m} + g_{mb})R_{S}r_{o}} = -\frac{g_{m}R_{D}r_{o}}{R_{D} + \{[1 + (g_{m} + g_{mb})r_{o}]R_{S} + r_{o}\}}$$

(3.71)

 $V_{\rm in} \stackrel{+}{ } \stackrel{V_1}{ } \stackrel{V_1}{ } \stackrel{\bullet}{ } g_{\rm m} V_1 \underset{=}{ } r_{\rm O} \stackrel{\bullet}{ } g_{\rm mb} V_{\rm bs} \underset{=}{ } R_{\rm D}$ 



## 验证:包含RD的公式推导(续)

分析Av分母大括号项(=带负反馈共源极的输出电阻Rout)。

$$R_{out} = [1 + (g_m + g_{mb})r_0]R_S + r_0, \quad \vec{x}(3.60)$$

$$A_{V} = -\frac{g_{m}R_{D}r_{o}}{R_{D} + \{[1 + (g_{m} + g_{mb})r_{o}]R_{S} + r_{o}\}} \bullet \frac{[1 + (g_{m} + g_{mb})r_{o}]R_{S} + r_{o}}{[1 + (g_{m} + g_{mb})r_{o}]R_{S} + r_{o}}$$

$$= -\frac{g_{m}r_{o}}{[1 + (g_{m} + g_{mb})r_{o}]R_{S} + r_{o}} \bullet \frac{R_{D}\{[1 + (g_{m} + g_{mb})r_{o}]R_{S} + r_{o}\}}{R_{D} + [1 + (g_{m} + g_{mb})r_{o}]R_{S} + r_{o}}$$

$$= -G_{m}(R_{D} \mid |Rout)$$

与先不计算RD,再将RD加入电路的计算方法结果一致



# Gain of a degenerated CS





Figure 3.24 Small-signal model of degenerated CS stage with finite output resistance.



负载 $R_L$ 开路输出:  $V_{outO} = -I_{out}(R_{out}||R_D) = -G_mV_{in}(R_{out}||R_D)$ 

 $R_{out}$ 是向MOS漏极看进去的输出阻抗。

Gm为输出短路电路跨导,式3.55

总输出阻抗为 $R'_{out} = R_{out} || R_D$ 

记负载开路电压增益 $A_{vo} = -G_m(R_{out}||R_D) = -G_mR_{out}$ 

带负载 $R_L$ ? RL与RD并联,或 $A_v = A_{vo} \frac{R_L}{R_{out}^{'} + R_L} = -G_m(R_{out}^{'}||R_L)$ 



# 例 3.6 calculate the voltage gain

#### **Solution**

$$A_{v} = -\frac{g_{m}R_{D}r_{o}}{R_{D} + \{[1 + (g_{m} + g_{mb})r_{o}]R_{S} + r_{o}\}}$$

$$= -g_{m}r_{o}, \vec{x}(3.71) + R_{D} = \infty$$

或
$$A_{v} = -G_{m}(Rout \mid \mid R_{D}) = -G_{m}Rout$$

$$= -\frac{g_{m}r_{o}}{[1 + (g_{m} + g_{mb})r_{o}]R_{S} + r_{o}} \bullet \{[1 + (g_{m} + g_{mb})r_{o}]R_{S} + r_{o}\}$$

$$= -g_{\scriptscriptstyle M} r_{\scriptscriptstyle O}$$

与Rs无关。原因是电流不变, Rs上的小信号(变化)压降=0





# 3.3 source follower 源跟随器

### common-drain stage

### • 特点:

小信号电压近似等于输入电压; 低频输入阻抗大, 输出阻抗小(1/gm)||Rs。



#### 作用:

当两级放大器级联时,若前级输出电阻大,或后级输入电阻小,则在两级放大器之间插入源 跟随器,可以提高多级放大器的电压增益。



# Large-signal & Small-signal behavior

忽略沟道长度调制效应

$$V_{out} = \frac{1}{2} \mu_n C_{ox} \frac{W}{L} (V_{in} - V_{out} - V_{TH})^2 R_S$$

小信号
$$A_v = \frac{\partial V_{out}}{\partial V_{in}}$$

$$= \mu_{\scriptscriptstyle n} C_{\scriptscriptstyle ox} \, \frac{W}{L} \, (V_{\scriptscriptstyle in} \, - V_{\scriptscriptstyle out} \, - V_{\scriptscriptstyle TH}) \, (1 \, - \, \frac{\partial V_{\scriptscriptstyle out}}{\partial V_{\scriptscriptstyle in}} \, - \, \frac{\partial V_{\scriptscriptstyle TH}}{\partial V_{\scriptscriptstyle in}}) R_{\scriptscriptstyle S} \quad \text{Figure 3.27}$$



**Figure 3.27** (a) Source follower, and (b) its input-output characteristic.

由式(2.42) 得 
$$\frac{\partial V_{TH}}{\partial V_{in}} = \frac{\partial V_{TH}}{\partial V_{SB}} \frac{\partial V_{SB}}{\partial V_{in}} = \eta \frac{\partial V_{out}}{\partial V_{in}} = \eta A_{v}$$

$$\therefore A_{v} = \mu_{n} C_{ox} \frac{W}{L} (V_{in} - V_{out} - V_{TH}) (1 - A_{v} - \eta A_{v}) R_{S}$$

$$\eta = \frac{g_{mb}}{g_{m}} = \frac{\frac{\partial I_{D}}{\partial V_{BS}}}{\frac{\partial I_{D}}{\partial V_{GS}}}$$

2019/10/16



### Gain of Source Follower

$$A_{v} = \frac{\partial V_{out}}{\partial V_{in}} = \frac{\mu_{n} C_{ox} \frac{W}{L} (V_{in} - V_{out} - V_{TH}) R_{S}}{1 + \mu_{n} C_{ox} \frac{W}{L} (V_{in} - V_{out} - V_{TH}) R_{S} (1 + \eta)} = \frac{g_{m} R_{S}}{1 + (g_{m} + g_{mb}) R_{S}} < 1$$

$$g_m = \mu_n C_{ox} \frac{W}{L} (V_{in} - V_{out} - V_{TH})$$

2019/10/16



# 小信号等效电路得到相同结果

$$V_1 = V_{in} - V_{out}$$
  $V_{bs} = -V_{sb} = -V_{out}$  为何ro可忽略?

$$\therefore g_{m}V_{1} + g_{mb}V_{bs} = g_{m}(V_{in} - V_{out}) - g_{mb}V_{out} = \frac{V_{out}}{R_{S}}$$

$$A_{v} = \frac{\partial V_{out}}{\partial V_{in}} \text{ (即等效电路图中} \frac{V_{out}}{V_{in}} \text{)}$$

$$= \frac{g_{m}R_{S}}{1 + (g_{m} + g_{mb})R_{S}} < 1$$

$$n = \frac{g_{m}R_{S}}{R_{S}}$$



Figure 3.28 Small-signal equivalent circuit of source follower.

$$\eta = \frac{g_{mb}}{g_m}$$
 可取0.2估算



 $A_v \approx \frac{g_{_{m}}R_{_S}}{(g_{_{-}}+g_{_{-}})R_{_S}} = \frac{1}{1+\eta}$ 达到"不变"的最大增益





# 采用电流源的源跟随器



$$A_{v} = \frac{g_{m}R_{S}}{1 + (g_{m} + g_{mh})R_{S}} = \frac{1}{1 + \eta}$$

**Figure 3.30** Source follower using an NMOS transistor as current source.

最大增益=本征增益

• 保证M2处于饱和区。  $V_b - V_{out} < V_{TH2}$ 

#### 设计注意事项:

- 1。体效应导致VTH变化,导致输入输出之间的非线性(大输入范围时);
- 2。直流电平移动导致电压余度(headroom)减少。



### 源跟随器的输出电阻

 $\sup pose : \lambda \approx 0$ 

$$V_1 = -V_X,$$

$$I_{X} + g_{m}V_{1} + g_{mb}V_{bs}$$

$$= I_{X} - g_{m}V_{X} - g_{mb}V_{X} = 0$$

$$= I_{X} - g_{m}V_{X} - g_{mb}V_{X} = 0$$

$$R_{out} = \frac{V_{X}}{I_{X}} = \frac{1}{g_{m} + g_{mb}} = \frac{1}{g_{m}} \left[ \frac{1}{g_{mb}} \right]$$
(a)



与二极管相同!几十欧~几千欧.





Figure 3.32 Source follower including body effect.



# 另一种方法: 用辅助定理求Intrinsic gain of SF





**Figure 3.33** Representation of intrinsic source follower by a Thevenin equivalent.

求
$$R_{out}$$
: 令 $V_{in} = 0$ , 则 $V_{out} = -V_1$ 

$$R_{out} = \frac{V_{out}}{-g_m V_1} = \frac{1}{g_m}$$

总结:源跟随器MOS看成有一 内阻1/gm 串联1/gmb。 若有负载阻抗,则与1/gmb并联。

交流输出短路  $(V_1 = V_{in})$  电流:  $I_{SC} = g_m V_1 = g_m V_{in}$ 

$$I_{SC} = g_{m}V_{1} = g_{m}V_{in}$$

开路输出电压: 
$$V_{\infty} = R_{out}I_{SC} = \frac{1}{g_m}g_mV_{in} = V_{in}$$

$$A_{v} = \frac{V_{out}}{V_{in}} = \frac{\frac{1}{g_{mb}}}{\frac{1}{g_{m}} + \frac{1}{g_{mb}}} = \frac{g_{m}}{g_{m} + g_{mb}} = \frac{1}{1 + \eta}$$
,无负载时



# 考虑体效应和沟道长度调制效应的SF



Figure 3.34 (a) Source follower driving load resistance, (b) small-signal equivalent circuit.

(Vin>VGS1+ Vb-VTH2)

$$A_v = \frac{\frac{1}{g_{mb}} \|r_{O1} \|r_{o2} \|R_L}{\frac{1}{g_{mb}} \|r_{O1} \|r_{o2} \|R_L + \frac{1}{g_m}}$$

gmb指gmb1

公式中的gm和gmb是M1参数。

(3.90)



# 例3.8

• M2为二极管,由式(3.24)和(3.90)

$$A_{v} = \frac{\frac{1}{g_{mb1}} || r_{o1} || r_{o2} || \frac{1}{g_{m2} + g_{mb2}}}{\frac{1}{g_{mb1}} || r_{o1} || r_{o2} || \frac{1}{g_{m2} + g_{mb2}} + \frac{1}{g_{m1}}}$$

$$=\frac{\frac{1}{g_{mb1}}||\frac{1}{g_{m2}+g_{mb2}}}{\frac{1}{g_{mb1}}||\frac{1}{g_{m2}+g_{mb2}}+\frac{1}{g_{m1}}}, \text{ M2电阻小,不好}$$



### NMOS SF输出电平低于输入至少VTH



# PMOS的SF:消除体效应的非线性



Figure 3.36 PMOS source follower with no body effect.

PMOS SF输出电平高于输入至少VTH

2019/10/16



# 3.4 Common-gate stage



Figure 3.40 (a) Common gate stage with direct coupling at input, (b) CG stage with capacitive coupling at input.

饱和区
$$V_{in} \downarrow \rightarrow I_D \uparrow \rightarrow V_{out} \downarrow$$
 , 同向放大

当
$$V_{out} = V_{DD} - \frac{1}{2} \mu_n C_{ox} \frac{W}{L} (V_b - V_{in} - V_{TH})^2 R_D$$
降到 $V_b - V_{TH}$ 时进入线性区

信号从源端输入,从漏极输出。小信号输入输出共栅

M1可用恒流源偏置, 高频信号通过C耦合; 也可直接低频输入信号源。

图(a): For Vin>Vb-VTH M1 is off, Vout=VDD





### Gain of CG



$$\therefore \frac{\partial V_{out}}{\partial V_{in}} = \mu_n C_{ox} \frac{W}{L} (V_b - V_{in} - V_{TH}) (1 + \eta) R_D = g_m (1 + \eta) R_D$$

#### 虽然体效应使共栅级的等效跨导变大,但并不会带来好的性能。

设 $\lambda \approx 0$ 即 $\Delta V_{DS}$ 对 $I_D$ 交变无影响,

或 $R_D$ 不太大( $I_D$ 不恒定)时:

输入阻抗 
$$\approx \frac{1}{g_m + g_{mb}}$$
, 即  $\frac{1}{g_m} \mid \mid \frac{1}{g_{mb}}$ 

共栅级电路应用在低输入阻抗的场合



# 例3.10



传输线电阻50欧, RD=50欧, 忽略沟道长度调制和体效应。

- (a) 两种接法的低频增益(忽略MOS寄生电容)。
- (b) X点反射最小的条件? (即M2源极看到的交流电阻为 50欧)



# 例3.10 续

解: (a)两种接法输入Vin变化 $\Delta V$ ,  $\Delta I_{D1} = g_m \Delta V$  相同,

$$A_{v} = \frac{\partial V_{out}}{\partial V_{in}} = -g_{m}R_{D}$$
 公式形式相同, (a) 图RD为50欧。

注意:图(b)共栅级电路M2的输入信号采用的是电流,而不是电压。

(b) 图X点看M2源极的小信号(交流)电阻  $\frac{\Delta V_X}{\Delta I_X} = \frac{1}{g_{m2} + g_{mb2}} = 50\Omega$ 

$$g_m = \sqrt{2\mu_n C_{ox} \frac{W}{L} I_D}$$

图(b)由于M2的隔离, RD可远大于 50欧, 提供更高的增益。







### 考虑MOS输出阻抗和信号源内阻情况下的CG

#### 以下V表示交流小信号。

$$\begin{split} V_{out} &= \\ r_o(\frac{-V_{out}}{R_D} - g_{\mathit{m}}V_1 - g_{\mathit{mb}}V_{\mathit{bs}}) - \frac{V_{out}}{R_D} R_S + V_{\mathit{in}} \end{split}$$

$$V_{bs} = V_1$$

$$V_1 - \frac{V_{out}}{R_D} R_S + V_{in} = 0$$

$$A_{v} = \frac{V_{out}}{V_{in}} = \frac{r_{o}(g_{m} + g_{mb}) + 1}{r_{o} + (g_{m} + g_{mb})r_{o}R_{S} + R_{S} + R_{D}} R_{D}$$

若 
$$r_o = \infty$$
,  $g_m + g_{mb} \approx g_m$ 



#### 图3.43 输出电阻有限的共栅级





# CG 比较CS

• CS 
$$A_{v} = \frac{V_{out}}{V_{in}} = \frac{-r_{o}g_{m}}{r_{o} + (g_{m} + g_{mb})r_{o}R_{S} + R_{S} + R_{D}} R_{D} \quad (3.71)$$

• CG 
$$A_{v} = \frac{V_{out}}{V_{in}} = \frac{r_{o}(g_{m} + g_{mb}) + 1}{r_{o} + (g_{m} + g_{mb})r_{o}R_{S} + R_{S} + R_{D}}R_{D}$$
(3.104)

CG增益略高一些,CG噪声比较大。



# 例3.11求电压增益

$$\lambda \neq 0, \quad \gamma \neq 0$$







M1为PMOS源跟随器。将M1等效成戴维南电路,化为标准电路形式

求M1的戴维南电路的等效电阻时, Vin=0,则M1成二极管,由式(3.24)

$$R_{eq} = \frac{1}{g_{m1}} \mid \mid r_{o1}$$

M1输出短路电流为 gm1Vin, PMOS管gmb1一般为0

$$M_1$$
的开路输出电压 $V_{in,eq} = (g_{m1}V_{in})$   $R_{eq} = g_{m1} \frac{\frac{1}{g_{m1}} \times r_{o1}}{\frac{1}{g_{m1}} + r_{o1}} V_{in} \approx V_{in}$ 

跟随器



# 例3.11续

$$R_{eq} = \frac{1}{g_{m1}} \mid \mid r_{o1} = 公式中R_S$$

得: 
$$A_{v} = \frac{V_{out}}{V_{in}} = \frac{V_{out}}{V_{in,eq}} \times \frac{V_{in,eq}}{V_{in}}$$

$$= \frac{r_{o2}(g_{m2} + g_{mb2}) + 1}{r_{o2} + [1 + (g_{m2} + g_{mb2})r_{o2}](\frac{1}{g_{m1}} \mid \mid r_{o1}) + R_{D}} R_{D}$$





# 共栅级输入电阻



Figure 3.45 (a) Input resistance of a CG stage, (b) small-signal equivalent circuit.

$$V_1 = V_{bs} = -V_x$$

(V小信号)

从下往上流过ro的电流:

$$I_X + g_m V_1 + g_{mb} V_{bs} = I_X + g_m V_1 + g_{mb} V_1$$
  
=  $I_X - (g_m + g_{mb}) V_X$ 

$$V_X = [I_X - (g_m + g_{mb})V_X]r_o + I_X R_D$$

共栅级输入电阻(从源极端往MOS看)

$$R_{in} = \frac{V_X}{I_X} = \frac{R_D + r_o}{1 + (g_m + g_{mb})r_o}$$
 (3.109)



# CG极端情况:RD=0和无穷大

$$R_{in} = \frac{V_X}{I_X} = \frac{R_D + r_o}{1 + (g_m + g_{mb})r_o}$$

(1) 
$$R_D = 0$$
或 $r_o$ 很大时 $R_{in} \approx \frac{1}{g_m + g_{mh}}$ 

比较源跟随器输出阻抗(3.85)式相同

(2) 图3.46,
$$R_D = \infty$$
时 $R_{in} = \infty$ 

原因:交变小信号 $I_x = 0$ 

只有RD不很大情况下, 共栅级输入电阻才会较小。



Figure 3.46 Input resistance of a CC stage with ideal current source load.



### 例3.12 电流源负载CG的电压增益

直接耦合的共栅极。  $R_D = \infty$  由式(3.104)

$$A_{v} = \frac{V_{out}}{V_{in}}$$

$$= \frac{r_{o}(g_{m} + g_{mb}) + 1}{r_{o} + (g_{m} + g_{mb})r_{o}R_{S} + R_{S} + R_{D}} R_{D}$$

$$= r_{o}(g_{m} + g_{mb}) + 1$$

与Rs无关。



Figure 3.47

the small-signal voltage at node X is equal to Vin



# output impedance of common-gate stage

#### 与图3.22相同。



式(3.62): 
$$R_{out} = [1 + (g_m + g_{mb})r_o]R_S + r_o$$



#### Same as Degenerated CS

**Figure 3.48** Calculation of output resistance of a CG stage.

共栅
$$CG: R_{out} = \frac{V_X}{I_X} = \{[1 + (g_{m} + g_{mb})r_{o}]R_S + r_{o}\} \mid |R_D|$$



# 例3.13 Calculate $V_{out}/I_{in}$ and the output impedance



已知右图,有式 
$$(3.104)$$
 :  $A_{v} = \frac{V_{out}}{V_{in}}$ 

$$= \frac{r_{o}(g_{m} + g_{mb}) + 1}{r_{o} + (g_{m} + g_{mb})r_{o}R_{S} + R_{S} + R_{D}} R_{D}$$

$$v_{b} = \frac{r_{o}(g_{m} + g_{mb}) + 1}{r_{o} + (g_{m} + g_{mb})r_{o}R_{S} + R_{S} + R_{D}} R_{D}$$



$$\therefore \frac{V_{out}}{I_{in}} = \frac{V_{out}}{V_{in}} \frac{V_{in}}{I_{in}} = \frac{r_o(g_m + g_{mb}) + 1}{r_o + (g_m + g_{mb})r_o R_P + R_P + R_D} R_D \times R_P$$
(3.114)

$$R_{out} = \{ [1 + (g_m + g_{mb})r_o]R_P + r_o \} || R_D$$



# 3.5 Cascode Stage(共源共栅)

输入器件M1将Vin转换成漏电流。M2什么作用? M2增大了从Vout向下看的输出阻抗!

设计偏置Vb,保证M1和M2(cascode器件) 工作在饱和区:

$$V_X = V_b - V_{GS2}$$
,且 $V_X \ge V_{in} - V_{TH1}$ 
即  $V_b - V_{GS2} \ge V_{in} - V_{TH1}$ 
 $\therefore V_b \ge V_{in} - V_{TH1} + V_{GS2}$ 

$$\vdots \ V_{out} \ \geq V_b - V_{TH2} \ \geq V_{in} - V_{TH1} + V_{GS2} - V_{TH2}$$
 即 
$$V_{out} \ \geq M1$$
过驱动电压 + M2过驱动电压

#### 直筒式CASCODE.

输入器件和cascode器件是同一类型MOS







### 分析: Vin从0=>VDD

(1)  $V_{in} \leq V_{TH1}$ , $M_1$ 和 $M_2$ 截止, $V_{out} = V_{DD}$ 

$$I_D = 0$$
,  $V_{GS2} - V_{TH} = 0$ 

$$\therefore V_X = V_b - V_{\text{TH2}}$$

$$(2) \quad V_{in} \geq V_{\text{THI}}, \quad \stackrel{\triangle}{=} V_{in} \quad \uparrow \Rightarrow I_D \quad \uparrow \Rightarrow V_{out} \quad \downarrow \quad \&V_{GS2} \quad \uparrow \Rightarrow V_X \quad \downarrow$$

 $M_1$ 和 $M_2$ 在饱和区时:  $A_v = -g_m R_D$ , 与CS相同



Figure 3.53 Small-signal equivalent circuit of cascode stage.

(3)Vin增加到很大时,M1或M2进入线性区。 Vb比较小时,M1先进入线性区。

$$M_2$$
进入线性区时 $V_{out} \approx V_{X}$ 



$$I_D = \frac{\mu_n C_{ox}}{2} \frac{W}{L} (V_{GS} - V_{TH})^2$$





# 例3.14 calculate the voltage gain

 $M_1$ 的小信号漏电流(受控电流源) $g_{m1}V_{in}$ ,被 $R_p$ (例如 $r_{o1}$ ,或节点寄生电容)和向 $M_2$ 源极看进去的阻抗 $1/(g_{m2+g_{mb2}})$ 分流。

小信号
$$I_{D2} = g_{m1}V_{in} \frac{R_{p}}{\frac{1}{g_{m2} + g_{mb2}} + R_{p}} = g_{m1}V_{in} \frac{(g_{m2} + g_{mb2})R_{p}}{1 + (g_{m2} + g_{mb2})R_{p}}$$

$$A_{v} = \frac{-I_{D2}(R_{D} || R_{out})}{V_{in}} \approx \frac{-I_{D2}R_{D}}{V_{in}}$$

$$= \frac{(g_{m2} + g_{mb2})R_{P}R_{D}}{V_{in}}$$

$$= -g_{m1} \frac{(g_{m2} + g_{mb2})R_{P}R_{D}}{1 + (g_{m2} + g_{mb2})R_{P}},$$

 $V_{out}$ 向下看的输出阻抗 $R_{out}$ 很大





# cascode结构的重要特性: 输出阻抗大

$$R_{out} = [1 + (g_{m2} + g_{mb2})r_{o2}]r_{o1} + r_{o2}$$

$$\approx (g_{m2} + g_{mb2})r_{o2}r_{o1}$$

将共源M输出电阻 $r_0$ 提高

$$\mathcal{T}(g_{m2} + g_{mb2})r_{o2}$$



Figure 3.55 Calculation of output resistance of cascode stage.



$$(g_{m3} + g_{mb3})r_{o3}(g_{m2} + g_{mb2})r_{o2}$$

但现代工艺电源电压很低, 此结构难以应用

Figure 3.56 Triple cascode.



# 放大电路要上下阻抗对称

$$R_{out} = \{[1 + (g_{m2} + g_{mb2})r_{o2}]r_{o1} + r_{o2}\} \mid |\{[1 + (g_{m3} + g_{mb3})r_{o3}]r_{o4} + r_{o3}\}\}$$
  $\approx (g_{m2} + g_{mb2})r_{o2}r_{o1} \mid |(g_{m3} + g_{mb3})r_{o3}r_{o4} \approx g_{m2}r_{o2}r_{o1} \mid |g_{m3}r_{o3}r_{o4}|$   $V_{b3} \leftarrow V_{b3} \leftarrow$ 

**Figure 3.60** NMOS cascode amplifier with PMOS cascode load.

2019/10/16



## Shielding property

设 $M_1M_2$ 相同, $M_3M_4$ 相同,都是饱和区。

图 
$$(a)$$
:  $V_X - V_Y = \Delta V$ 

$$I_{D1} - I_{D2} = \frac{1}{2} \mu_n C_{ox} \frac{W}{L} (V_b - V_{TH})^2 (\lambda V_{DS1} - \lambda V_{DS2})$$

$$= \frac{1}{2} \mu_n C_{ox} \frac{W}{L} (V_b - V_{TH})^2 \lambda \Delta V_{XY}$$





Figure 3.61

图 (b): 
$$\Delta V_{PQ} = \Delta V_{XY} \frac{r_{o1}}{R_{Xout}} = \Delta V_{XY} \frac{r_{o1}}{[1 + (g_{m3} + g_{mb3})r_{o3}]r_{o1} + r_{o3}}$$

$$\approx \Delta V_{XY} \frac{1}{(g_{m3} + g_{mb3})r_{o3}}$$
,PQ变化小,即 $M_3$ 屏蔽了 $X$ 点对 $P$ 点的影响。

$$\begin{split} I_{D1} - I_{D2} &= \frac{1}{2} \, \mu_n C_{ox} \, \frac{W}{L} \, (V_b - V_{TH})^2 \, \lambda \Delta \, V_{PQ} \\ &= \frac{1}{2} \, \mu_n C_{ox} \, \frac{W}{L} \, (V_b - V_{TH})^2 \, \lambda \Delta \, V_{XY} \, \frac{1}{(g_{m3} + g_{mb3}) r_{o3}} \end{split}$$

CASCODE结 构使电流失配 大大减少。



## 折叠式共源共栅 Folded cascode



图3.63 (a) PMOS和NMOS组成折叠CASCODE(小信号电流回路)

- (b)有直流通路的 PMOS作输入器件的折叠式共源共栅电路
- (c)有直流通路的NMOS作输入器件的折叠式共源共栅电路

输入器件和cascode器件不是同一类型。由于I1电流源,若ID1增大则ID2减小。

输入电压范围比直筒式cascode大。





### Folded cascade 大信号分析

(1)  $V_{in} > V_{DD} - \mid V_{TH1} \mid$  ,  $M_1$ 截止。电流源 $I_1$ 全部流过 $R_D$ ,  $V_{out}$ 最低。 $V_{out} = V_{DD} - I_1 R_D$ 

I<sub>1</sub>R<sub>D</sub>不能过大,否则M<sub>2</sub>易进入线性区

(2) 
$$V_{in} < V_{DD} - \mid V_{TH1} \mid$$
 时, $M_1$ 工作在饱和区。

$$I_{D2} = I_1 - \frac{1}{2} \mu_p C_{ox} \left( \frac{W}{L} \right)_1 (V_{DD} - V_{in} - |V_{TH1}|)^2$$

$$V_{out} = V_{DD} - I_{D2}R_D$$

$$= V_{DD} - I_1 R_D - \frac{1}{2} \mu_p C_{ox} \left( \frac{W}{L} \right)_1 (V_{DD} - V_{in} - |V_{TH1}|)^2 R_D$$

当
$$V_{in}$$
下降使 $I_{D2}=0$ 时, $V_{out}=V_{DD}$ 

$$I_1 - \frac{1}{2} \mu_p C_{ox} \left( \frac{W}{L} \right)_1 (V_{DD} - V_{in1} - |V_{TH1}|)^2 = 0$$

最小输入
$$V_{in1} = V_{DD} - \sqrt{\frac{2I_1}{\mu_p C_{ox} \left(\frac{W}{L}\right)_1}} - |V_{TH1}|^{V_{DD}-R_D I_D} - V_{In1}$$
 Figure 3.6





$$I_{D1} + I_{D2} = I_1$$



Figure 3.64 Large-signal characteristics of folded cascode.



# 折叠管的输出阻抗

Calculate the output impedance of the folded cascode shown in Fig. 3.65 where  $M_3$  operates as a current source.





Figure 3.65

#### Solution

Using (3.60), we have

$$R_{out} = [1 + (g_{m2} + g_{mb2})r_{O2}](r_{O1}||r_{O3}) + r_{O2}.$$
(3.136)

Thus, the circuit exhibits an output impedance lower than that of a nonfolded cascode.



### The load of a folded cascode



记M3组成尾电流源: $I_1$ 

$$R_{out} = \{ [1 + (g_{m2} + g_{mb2})r_{o2}](r_{o1} \mid | r_{o3}) + r_{o2} \}$$

$$|| \{ [1 + g_{m4}r_{o4}]r_{o5} + r_{o4} \}$$

$$\approx (g_{m2} + g_{mb2})r_{o2}(r_{o1} \mid | r_{o3}) \mid | g_{m4}r_{o4}r_{o5}$$

$$\begin{split} A_{v} &= -g_{m1}R_{out} \\ &= -g_{m1} \mathbf{I} (g_{m2} + g_{mb2}) r_{o2} (r_{o1} \mid \mid r_{o3}) \mid \mid g_{m4}r_{o4}r_{o5} \mathbf{I} \end{split}$$

Figure 3.66 Folded cascode with cascode load.



# 本章知识要点

- 共源CS、源跟随器SF、 CASCODE的低频增益和输出 电阻
- 共栅CG的低频增益、输入与 输出电阻
- MOS二极管的等效电阻
- CS各种负载情况的优缺点

2019/10/16